![Freescale Semiconductor PXR4030 Reference Manual Download Page 624](http://html1.mh-extra.com/html/freescale-semiconductor/pxr4030/pxr4030_reference-manual_2330660624.webp)
FlexRay Communication Controller (FLEXRAY)
22-40
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
22.5.2.30 System Memory Access Time-Out Register (SYMATOR)
Table 22-35. CIFRR Field Descriptions
Field
Description
MIF
Module Interrupt Flag — This flag is set if there is at least one interrupt source that has its interrupt flag
asserted.
0 No interrupt source has its interrupt flag asserted
1 At least one interrupt source has its interrupt flag asserted
PRIF
Protocol Interrupt Flag — This flag is set if at least one of the individual protocol interrupt flags in the
Interrupt Flag Register 0 (PIFR0)
Protocol Interrupt Flag Register 1 (PIFR1)
is equal to 1.
0 All individual protocol interrupt flags are equal to 0
1 At least one of the individual protocol interrupt flags is equal to 1
CHIF
CHI Interrupt Flag — This flag is set if at least one of the individual CHI error flags in the
is equal to 1.
0 All CHI error flags are equal to 0
1 At least one CHI error flag is equal to 1
WUPIF
Wakeup Interrupt Flag — Provides the same value as GIFER[WUPIF]
FAFBIF
Receive FIFO Channel B Almost Full Interrupt Flag — Provides the same value as GIFER[FAFBIF]
FAFAIF
Receive FIFO Channel A Almost Full Interrupt Flag — Provides the same value as GIFER[FAFAIF]
RBIF
Receive Message Buffer Interrupt Flag — This flag is set if for at least one of the individual receive message
buffers (MBCCSRn[MTD] = 0) the interrupt flag MBIF in the corresponding
Control, Status Registers (MBCCSRn)
is equal to 1.
0 None of the individual receive message buffers has the MBIF flag asserted.
1 At least one individual receive message buffers has the MBIF flag asserted.
TBIF
Transmit Message Buffer Interrupt Flag — This flag is set if for at least one of the individual single or double
transmit message buffers (MBCCSRn[MTD] = 1) the interrupt flag MBIF in the corresponding
Configuration, Control, Status Registers (MBCCSRn)
is equal to 1.
0 None of the individual transmit message buffers has the MBIF flag asserted.
1 At least one individual transmit message buffers has the MBIF flag asserted.
Base + 0x003E
Write: Disabled Mode
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
TIMEOUT
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
1
0
0
Figure 22-30. System Memory Access Time-Out Register (SYMATOR)
Table 22-36. SYMATOR Field Descriptions
Field
Description
TIMEOUT
System Memory Access Time-Out — This value defines the maximum amount of time to finish a system bus
access in order to ensure correct frame transmission and reception (see
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...