![Freescale Semiconductor PXR4030 Reference Manual Download Page 412](http://html1.mh-extra.com/html/freescale-semiconductor/pxr4030/pxr4030_reference-manual_2330660412.webp)
Core (e200z7) Overview
PXR40 Microcontroller Reference Manual, Rev. 1
13-24
Freescale Semiconductor
13.6.1
Machine Check Syndrome Register (MCSR)
When the processor takes a machine check interrupt, it updates the Machine Check Syndrome register
(MCSR) to differentiate between machine check conditions.
Table below describes MCSR fields. The MCSR indicates the source of a machine check condition.
All bits in the MCSR are implemented as “write ‘1’ to clear”. Software in the machine check handler is
expected to clear the MCSR bits it has sampled prior to re-enabling MSR
ME
to avoid a redundant machine
check exception and to prepare for updated status bit information on the next machine check interrupt.
Hardware will not clear a bit in the MCSR other than at reset.
Note that any set bit in the MCSR other than status-type bits will cause a subsequent machine check
interrupt once MSR
ME
=1.
27
DS
Data Address Space
0 - The processor directs all data storage accesses to address space 0 (TS=0 in the
relevant TLB entry).
1 - The processor directs all data storage accesses to address space 1 (TS=1 in the
relevant TLB entry).
28
Reserved
29
PMM
PMM Performance monitor mark bit.
System software can set PMM when a marked process is running to enable statistics
to be gathered only during the execution of the marked process. MSR
PR
and
MSR
PMM
together define a state that the processor (supervisor or user) and the
process (marked or unmarked) may be in at any time. If this state matches an
individual state specified in the Performance Monitor registers PMLCa n, the state
for which monitoring is enabled, counting is enabled.
30
RI
Recoverable Interrupt - This bit is provided for software use to detect nested exception
conditions. This bit is cleared by hardware when a Machine Check interrupt is taken
31
Reserved
1
These bits are not implemented, will be read as zero, and writes are ignored.
MCP
IC_DPERR
CP_PERR
DC_DPERR
EXCP_ERR
IC_TPERR
DC_
TPERR
IC_LKERR
DC_
LKERR
0
NM
I
MA
V
MEA
0
IF
LD
ST
G
0
SN
P
E
R
R
B
U
S_IRERR
B
U
S_DR
ER
R
B
U
S_WRERR
0
0
1
2
3
4
5
6
7
8
9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
SPR - 572; Read/Clear; Reset - 0x0
Figure 13-14. Machine Check Syndrome Register (MCSR)
Field
Description
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...