![Freescale Semiconductor PXR4030 Reference Manual Download Page 1122](http://html1.mh-extra.com/html/freescale-semiconductor/pxr4030/pxr4030_reference-manual_23306601122.webp)
Decimation Filter
28-8
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Address: DECFILT_ 0x000
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
MDIS FREN
0
FRZ
0
CASCD[1:0]
IDEN ODEN ERREN
0
FTYPE[1:0]
0
SCAL[1:0]
W
SRES
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
IDIS
SAT
IO_SEL[1:0]
DEC_RATE[3:0]
SDIE
DSEL
IBIE
OBIE EDME TORE
TMODE
W
Reset
1
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 28-2. Decimation Filter Module Configuration Register (DECFILT_x_MCR)
Table 28-4. DECFILT_x_MCR Field Descriptions
Field
Description
0
MDIS
Module Disable—Puts the Decimation Filter in low power mode. Communication through the eQADC Interface
is ignored in this mode. Writes to the configuration register are allowed with the exception of writes to the FREN
and SRES bits, which are ignored. Writes to the Coefficient registers are allowed. The Decimation Filter cannot
enter Freeze mode once in disable mode.
0 Normal Mode
1 Low Power Mode
1
FREN
Freeze Enable—Enables the Decimation Filter to enter freeze mode See
, for more
details.
0 Freeze mode disabled
1 Freeze mode enabled
2
Reserved
3
FRZ
Freeze Mode—Controls the freeze mode of the Decimation Filter. For this bit to take effect the FREN freeze
enable bit also needs to be asserted. While in freeze mode the MAC operations are halted. See
, for more details.
0 Normal Mode
1 Freeze Mode
4
SRES
Software-reset bit—A self-negated bit which provides the capability to initialize the Decimation Filter interface.
This bit always reads as zero. See
Section 28.3.7, Soft Reset Command
, for more details.
0 No action
1 Software-Reset
5–6
CASCD
Cascade Mode Configuration—Configures the block to work in cascade mode of operation. For more details
about the cascade mode, see
00 No cascade mode (single block)
01 Cascade Mode, Head block config
10 Cascade Mode, Tail block config
11 Cascade Mode, Middle block config
Note: Any change to this field must follow the procedure described in the
Section 28.3.14.2, Cascade Freeze,
Stop, and Configuration Change Procedures
7
IDEN
Input Data Interrupt Enable—Enables the Decimation Filter to generate interrupt requests on all new input data
written to the Interface Input Buffer register.
0 Input Data Interrupt Disabled
1 Input Data Interrupt Enabled
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...