![Freescale Semiconductor PXR4030 Reference Manual Download Page 417](http://html1.mh-extra.com/html/freescale-semiconductor/pxr4030/pxr4030_reference-manual_2330660417.webp)
Core (e200z7) Overview
PXR40 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor
13-29
13.9.2
Machine Check Interrupt (IVOR1)
The Machine Check APU defines a separate set of save/restore registers (MCSRR0/1), a Machine Check
Syndrome register (MCSR) to record the source(s) of machine checks, and a Machine Check Address
register (MCAR) to hold an address associated with a machine check for certain classes of machine checks.
Return from Machine Check instructions (
rfmci
,
se_rfmci
) are also provided to support returns using
MCSRR0/1.
The MSR
RI
status bit is provided for software use in determining if multiple nested machine check
exceptions have occurred. Software may interrogate the MCSRR1
RI
bit to determine if a machine check
occurred during the initial portion of a machine check handler prior to handler code which sets MSR
RI
to
‘1’ to indicate that the handler can now tolerate another machine check condition without losing state
necessary for recovery.
13.9.2.1
Machine Check Causes
Machine check causes are divided into different types:
•
Error Report Machine Check conditions
•
Non-Maskable Interrupt (NMI) machine check exceptions
•
Asynchronous machine check exceptions
13.9.2.2
Machine Check Interrupt Actions
Machine Check interrupts for “error report” conditions and NMI are enabled and taken regardless of the
state of MSR
ME
. Machine check interrupts due to an “async mchk” syndrome bit being set in MCSR are
only taken when MSR
ME
=1. When a Machine Check interrupt is taken, registers are updated as shown
below.
Table 13-17. Machine Check Interrupt - Register Settings
Register
Setting Description
MCSRR0
On a best-effort basis, the core sets this to the address of some instruction that was executing or about
to be executing when the machine check condition occurred.
MCSRR1
Set to the contents of the MSR at the time of the interrupt
MSR
UCLE 0
SPE
0
WE
0
CE
0
EE
0
PR
0
FP
0
ME
0
FE0
0
DE
0/—
1
FE1
0
IS
0
DS
0
PMM 0
RI
0
ESR
Unchanged
MCSR
Updated to reflect the source(s) of a machine check. Hardware only sets appropriate bits, no previously
set bits are cleared by hardware.
MCAR
See
Vector
IVPR
0:15
|| IVOR1
16:27
|| 4b0000
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...