Enhanced Direct Memory Access Controller (eDMA)
21-48
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
21.5.3
DMA Request Assignments
The assignments between the DMA requests from the modules to the channels of the two eDMAs are
shown in
. The source column is written in C language syntax. The syntax is
module_instance.register[bit].
Table 21-23. DMA Request Summary for eDMA_A
DMA Request
Channel
Source
Description
EQADC_A_FISR0_CFFF0
0
EQADC_A.FISR0[CFFF0]
EQADC_A Command FIFO 0 Fill Flag
EQADC_A_FISR0_RFDF0
1
EQADC_A.FISR0[RFDF0]
EQADC_A Receive FIFO 0 Drain Flag
EQADC_A_FISR1_CFFF1
2
EQADC_A.FISR1[CFFF1]
EQADC_A Command FIFO 1 Fill Flag
EQADC_A_FISR1_RFDF1
3
EQADC_A.FISR1[RFDF1]
EQADC_A Receive FIFO 1 Drain Flag
EQADC_A_FISR2_CFFF2
4
EQADC_A.FISR2[CFFF2]
EQADC_A Command FIFO 2 Fill Flag
EQADC_A_FISR2_RFDF2
5
EQADC_A.FISR2[RFDF2]
EQADC_A Receive FIFO 2 Drain Flag
EQADC_A_FISR3_CFFF3
6
EQADC_A.FISR3[CFFF3]
EQADC_A Command FIFO 3 Fill Flag
EQADC_A_FISR3_RFDF3
7
EQADC_A.FISR3[RFDF3]
EQADC_A Receive FIFO 3 Drain Flag
EQADC_A_FISR4_CFFF4
8
EQADC_A.FISR4[CFFF4]
EQADC_A Command FIFO 4 Fill Flag
EQADC_A_FISR4_RFDF4
9
EQADC_A.FISR4[RFDF4]
EQADC_A Receive FIFO 4 Drain Flag
EQADC_A_FISR5_CFFF5
10
EQADC_A.FISR5[CFFF5]
EQADC_A Command FIFO 5 Fill Flag
EQADC_A_FISR5_RFDF5
11
EQADC_A.FISR5[RFDF5]
EQADC_A Receive FIFO 5 Drain Flag
DSPIB_SR_TFFF
12
DSPIB.SR[TFFF]
DSPIB Transmit FIFO Fill Flag
DSPIB_SR_RFDF
13
DSPIB.SR[RFDF]
DSPIB Receive FIFO Drain Flag
DSPIC_SR_TFFF
14
DSPIC.SR[TFFF]
DSPIC Transmit FIFO Fill Flag
DSPIC_SR_RFDF
15
DSPIC.SR[RFDF]
DSPIC Receive FIFO Drain Flag
DSPID_SR_TFFF
16
DSPID.SR[TFFF]
DSPID Transmit FIFO Fill Flag
DSPID_SR_RFDF
17
DSPID.SR[RFDF]
DSPID Receive FIFO Drain Flag
eSCIA_COMBTX
18
ESCIA.SR[TDRE] ||
ESCIA.SR[TC] ||
ESCIA.SR[TXRDY]
eSCIA combined DMA request of the Transmit Data
Register Empty, Transmit Complete, and LIN Transmit
Data Ready DMA requests
eSCIA_COMBRX
19
ESCIA.SR[RDRF] ||
ESCIA.SR[RXRDY]
eSCIA combined DMA request of the Receive Data
Register Full and LIN Receive Data Ready DMA
requests
eMIOS_GFR_F0
20
EMIOS.GFR[F0]
eMIOS channel 0 Flag
eMIOS_GFR_F1
21
EMIOS.GFR[F1]
eMIOS channel 1 Flag
eMIOS_GFR_F2
22
EMIOS.GFR[F2]
eMIOS channel 2 Flag
eMIOS_GFR_F3
23
EMIOS.GFR[F3]
eMIOS channel 3 Flag
eMIOS_GFR_F4
24
EMIOS.GFR[F4]
eMIOS channel 4 Flag
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...