![Freescale Semiconductor PXR4030 Reference Manual Download Page 1128](http://html1.mh-extra.com/html/freescale-semiconductor/pxr4030/pxr4030_reference-manual_23306601128.webp)
Decimation Filter
28-14
Freescale Semiconductor
PXR40 Microcontroller Reference Manual, Rev. 1
Table 28-6. DECFILT_x_MXCR Field Descriptions
Field
Description
0
SDMAE
Integrator DMA Enable—The SDMAE bit enables the DMA request when an integrator output is available (see
Section 28.3.13.2, Integrator Output
).
0 Integrator DMA request disabled
1 Integrator DMA request enabled
Note: The DMA channel used is the same one used for filter outputs, and any configuration that generates DMA
requests from both of those sources is not allowed.
1
SSIG
Integrator Signal operation selection—The SSIG bit defines how the filtered data signal is treated for integration:
0 Integrator input takes the absolute value of filter output
1 Integrator input takes the signed filter output
2
SSAT
Integrator Saturated operation selection—The SSAT bit defines how the integrator accumulator behaves in case
of an overflow.
0 Integrator accumulator holds a modulo 2
17
value (considering the 15-bit fractional part) on an overflow.
1 Integrator accumulator saturates on an overflow
Note: In saturated operation the overflown integration sum holds the value 0xFFFFFFFF for absolute integration
(SSIG=0), or values 0x7FFFFFFF (positive saturation) and 0x80000000 (negative saturation) for signed
integration (SSIG=1).
Note: Non-saturated mode is not supported with signed integration, therefore one must not configure SSIG=1
and SSAT=0.
3
SCSAT
Integrator Counter Saturated operation selection—The SCSAT bit defines how the integrator sample counter
behaves in case of an overflow.
0 Integrator sample counter holds a modulo 2
32
value on an overflow.
1 Integrator sample counter saturates on an overflow, holding a value of 0xFFFFFFFF.
4–13
Reserved
14
SRQ
Integrator Output Request—The SRQ bit is used to command the update of the integrator output, reflected in
the registers DECFILT_x_FINTVAL and DECFILT_x_FINTCNT. It may also cause a DMA or interrupt request,
depending on the DECFILT_x_MCR bit SDIE and DECFILT_x_MXCR bit SDMAE. This is a write-only bit, so
reads always return 0. For more details see
Section 28.3.13.2, Integrator Output
0 No integrator output update request
1 Requests integrator output update
15
SZRO
Integrator Zero—The SZRO bit is used to zero the integrator sum. This is a write-only bit, reads always return
0. For more details see
Section 28.3.13.3, Integrator Reset
.
0 Does not zero integrator sum
1 Zeroes integrator sum
Note: If bits SRQ and SZRO are both written 1 at the same time, the integrator is reset only after the registers
DECFILT_x_FINTVAL and DECFILT_x_FINTCNT are updated.
16
SISEL
Integrator Input Selection—The SISEL bit selects the input of the integrator. For more details see
Section 28.3.13.1, Integrator Inputs
0 Decimated filter outputs feed the integrator
1 Filter outputs before the decimation feed the integrator
17
Reserved
Summary of Contents for PXR4030
Page 1: ...PXR40 Microcontroller Reference Manual Devices Supported PXR4030 PXR4040 PXR40RM Rev 1 06 2011...
Page 30: ...PXR40 Microcontroller Reference Manual Rev 1 Freescale Semiconductor xxx...
Page 40: ...PXR40 Microcontroller Reference Manual Rev 1 xl Freescale Semiconductor...
Page 66: ...Memory Map PXR40 Microcontroller Reference Manual Rev 1 2 4 Freescale Semiconductor...
Page 120: ...Signal Descriptions 3 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 860: ...FlexCAN Module 24 50 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...
Page 1167: ...Decimation Filter Freescale Semiconductor 28 53 PXR40 Microcontroller Reference Manual Rev 1...
Page 1168: ...Decimation Filter 28 54 Freescale Semiconductor PXR40 Microcontroller Reference Manual Rev 1...