Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
842
Order Number: 315037-002US
13.6.14 Send Queue Control Register 1 — SQCR1
The Send Queue Control Register 1 (SQCR1) provides the ability to reset the Send
Queue 1 Put/Get pointers at the request of the other processor. In addition, the size of
Send Queue 1 is configured by the Send Queue 1 Size field of the SQCR1.
Table 521. Send Queue Control Register 1 — SQCR1
Bit
Default
Description
31
0
2
Send Queue 1 Reset (SQ1R)
— Reinitialize Send Queue 1 by returning the Put/Get pointers to their
default values.
Note:
The reinitialization of Send Queue 1 will not take effect until the Send Queue 1 Reset Request
bit (SQ1RR) in the SQCR1 is set by the other processor. The SQ1R and SQ1RR bits in the
SQCR1 will be reinitialized along with the Put/Get Pointers.
30
0
2
Send Queue 1 Reset Request (SQ1RR)
— The other processor is requesting that Send Queue 1 be
reinitialized by returning the Put/Get pointers to their default values.
Note:
The reinitialization of Send Queue 1 will not take effect until the Send Queue 1 Reset bit (SQ1R)
in the SQCR1 is set. The SQ1R and SQ1RR bits in the SQCR1 will be reinitialized along with the
Put/Get Pointers.
29:15
0000H
Reserved
15:00
0000H
Send Queue 1 Size
— Index of the last queue entry in Send Queue 1.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rs
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A44H