Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
854
Order Number: 315037-002US
13.6.30 Send Queue Control Register 3 — SQCR3
The Send Queue Control Register 3 (SQCR3) provides the ability to reset the Send
Queue 3 Put/Get pointers at the request of the other processor. In addition, the size of
Send Queue 3 is configured by the Send Queue 3 Size field of the SQCR3.
13.6.31 Send Queue Lower Base Address Register 3 — SQLBAR3
The Send Queue Lower Base Address Register 3 (SQLBAR3) sets the lower 32-bits of
the address for the first queue entry in Send Queue 3.
Table 537. Send Queue Control Register 3 — SQCR3
Bit
Default
Description
31
0
2
Send Queue 3 Reset (SQ3R):
Returns Put/Get pointers to default values to reinitialize Send Queue 3.
Note:
The reinitialization of Send Queue 3 will not take effect until the Send Queue 3 Reset Request
bit (SQ3RR) in the SQCR3 is set by the other processor. The SQ3R and SQ3RR bits in the
SQCR3 will be reinitialized along with the Put/Get Pointers.
30
0
2
Send Queue 3 Reset Request (SQ3RR)
— The other processor is requesting that Send Queue 3 be
reinitialized by returning the Put/Get pointers to their default values.
Note:
Reinitialization of Send Queue 3 is not effective until Send Queue 3 Reset bit (SQ3R) in SQCR3
is set. SQ3R and SQ3RR bits in SQCR3 are reinitialized along with Put/Get Pointers.
29:15
0000H
Reserved
15:00
0000H
Send Queue 3 Size
— Index of the last queue entry in Send Queue 3.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rs
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A84H
Table 538. Send Queue Lower Base Address Register 3 — SQLBAR3
Bit
Default
Description
31:00
00000000H
Send Queue 3 Base Lower Base Address:
Send Queue 3 lower 32-bits of first queue entry address.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A88H