Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
646
Order Number: 315037-002US
7.8.18
DDR Parity Context Address Register — DPCAR
This register is responsible for logging the address of the ADMA descriptor in
bits[30:05] when a parity error is detected on the local memory bus. The DMA type is
read in
“DDR Parity Control and Status Register — DPCSR” on page 644
. One error is
detected and logged. Software determines which descriptor was being processed by
reading this register. This register is used in conjunction with DPCUAR. Refer to
Section 7.8.19, DDR Parity Context Upper Address Register — DPCUAR
.
7.8.19
DDR Parity Context Upper Address Register — DPCUAR
This register is responsible for logging the ADMA channel number when an ECC error is
detected on the local memory bus. The DMA type is read in
Status Register — DPCSR” on page 644
. One error is detected and logged. This register
is used in conjunction with DPCAR. Refer to
Section 7.8.18, DDR Parity Context
Table 391. DDR Parity Context Address Register — DPCAR
Bit
Default
Description
31
0
2
Reserved.
30:05
0000000H
ADMA Error Descriptor Address: Bits[30:5] of this bit field stores the ADMA descriptor
address[30:05] when a parity error occurs. Note that ADMA descriptors are 32-byte aligned.
[30:05] = ADMA Descriptor Address[30:05].
04:00
00000
2
Reserved.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Error #
0
Intel XScale
®
microarchitecture Local Bus Address
Offset
+1850H
Table 392. DDR Parity Context Upper Address Register — DPCUAR
Bit
Default
Description
31:04
0000 000H
Reserved
03:02
00
2
DMA Channel Number: Stores the ADMA channel number when a parity error occurs. The DMA type
can be read from the
“DDR Parity Control and Status Register — DPCSR” on page 644
.
01:00
00
2
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Error #
0
Intel XScale
®
microarchitecture Local Bus Address
Offset
+1858H