Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
590
Order Number: 315037-002US
Figure 84. Page Hit/Miss Logic for 1Gbit Mode
Bank 0 Leaf
0
Bank 0 Leaf
1
Bank 0 Leaf
2
Bank 0 Leaf
3
Bank 0 Leaf
4
Bank 0 Leaf
5
Bank 0 Leaf
6
Bank 0 Leaf
7
Bank 1 Leaf
0
Bank 1 Leaf
1
Bank 1 Leaf
2
Bank 1 Leaf
3
Bank 1 Leaf
4
Bank 1 Leaf
5
Bank 1 Leaf
6
Bank 1 Leaf
7
S
C
E[1
:0
]#
S
B
A
[2
:0]
Open Page Address 0
Valid
Open Page Address 1
Valid
Open Page Address 2
Valid
Open Page Address 3
Valid
Open Page Address 4
Valid
Open Page Address 5
Valid
Open Page Address 6
Valid
Open Page Address 7
Valid
Open Page Address 0
Valid
Open Page Address 1
Valid
Open Page Address 2
Valid
Open Page Address 3
Valid
Open Page Address 4
Valid
Open Page Address 5
Valid
Open Page Address 6
Valid
Open Page Address 7
Valid
I_
A
D
[2
:1
3
]
Page Comparator
Page Hit
Page Registers
Page Register Select
7
B6258-02