Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
771
Interrupt Controller Unit—Intel
®
81341 and 81342
07
0
2
XINT15#
Interrupt Mask. Source of this interrupt is the
GPIO[7]
pin.
0 = Masked
1 = Not Masked
06
0
2
XINT14#
Interrupt Mask. Source of this interrupt is the
GPIO[6]
pin.
0 = Masked
1 = Not Masked
05
0
2
XINT13#
Interrupt Mask. Source of this interrupt is the
GPIO[5]
pin.
0 = Masked
1 = Not Masked
04
0
2
XINT12#
Interrupt Mask. Source of this interrupt is the
GPIO[4]
pin.
0 = Masked
1 = Not Masked
03
0
2
XINT11#
Interrupt Mask. Source of this interrupt is the
GPIO[3]
pin.
0 = Masked
1 = Not Masked
02
0
2
XINT10#
Interrupt Mask. Source of this interrupt is the
GPIO[2]
pin.
0 = Masked
1 = Not Masked
01
0
2
XINT9#
Interrupt Mask. Source of this interrupt is the
GPIO[1]
pin.
0 = Masked
1 = Not Masked
00
0
2
XINT8#
Interrupt Mask. Source of this interrupt is the
GPIO[0]
pin.
0 = Masked
1 = Not Masked
Table 468. Interrupt Control Register 1 — INTCTL1 (Sheet 2 of 2)
Bit
Default
Description
Memory
Coprocessor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Coprocessor address
CP6, Page 4, Register 1