Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
475
Application DMA Unit—Intel
®
81341 and 81342
• Twentieth word is upper 4-bit source address and the 8-bit Galois Field Multiplier
for source 6 of the P+Q-transfer operation. This value is loaded into the Source
Upper Address Register 6.
• Twenty first word is lower 32-bit source address for source 7 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 7.
• Twenty second word is upper 4-bit source address and the 8-bit Galois Field
Multiplier for source 7 of the P+Q-transfer operation. This value is loaded into the
Source Upper Address Register 7.
• Twenty third word is lower 32-bit source address for source 8 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 8.
• Twenty fourth word is upper 4-bit source address and the 8-bit Galois Field
Multiplier for source 8 of the P+Q-transfer operation. This value is loaded into the
Source Upper Address Register 8.
• Twenty fifth word is lower 32-bit source address for source 9 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 9.
• Twenty sixth word is upper 4-bit source address and the 8-bit Galois Field Multiplier
for source 9 of the P+Q-transfer operation. This value is loaded into the Source
Upper Address Register 9.
• Twenty seventh word is lower 32-bit source address for source 10 of the P+Q-
transfer operation. This value is loaded into the Source Lower Address Register 10.
• Twenty eighth word is upper 4-bit source address and the 8-bit Galois Field
Multiplier for source 10 of the P+Q-transfer operation. This value is loaded into the
Source Upper Address Register 10.
• Twenty ninth word is lower 32-bit source address for source 11 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 11.
• Thirtieth word is upper 4-bit source address and the 8-bit Galois Field Multiplier for
source 11 of the P+Q-transfer operation. This value is loaded into the Source Upper
Address Register 11.
• Thirty first word is lower 32-bit source address for source 12 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 12.
• Thirty second word is upper 4-bit source address and the 8-bit Galois Field
Multiplier for source 12 of the P+Q-transfer operation. This value is loaded into the
Source Upper Address Register 12.
• Thirty third word is lower 32-bit source address for source 13 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 13.
• Thirty fourth word is upper 4-bit source address and the 8-bit Galois Field Multiplier
for source 13 of the P+Q-transfer operation. This value is loaded into the Source
Upper Address Register 13.
• Thirty fifth word is lower 32-bit source address for source 14 of the P+Q-transfer
operation. This value is loaded into the Source Lower Address Register 14.
• Thirty sixth word is upper 4-bit source address and the 8-bit Galois Field Multiplier
for source 14 of the P+Q-transfer operation. This value is loaded into the Source
Upper Address Register 14.
• Thirty seventh word is lower 32-bit source address for source 15 of the P+Q-
transfer operation. This value is loaded into the Source Lower Address Register 15.
• Thirty eighth word is upper 4-bit source address and the 8-bit Galois Field Multiplier
for source 15 of the P+Q-transfer operation. This value is loaded into the Source
Upper Address Register 15.