Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
658
Order Number: 315037-002US
7.8.29
MCLK Pad Drive Strength Manual Override Values Register —
MPDSR
The register is used to manually control the drive strength and slew rate of the
p-drivers and n-drivers for the M_CK[2:0] and M_CK[2:0]# signals. This register is
used when the RCOMP state machine is disabled via bit 0 of the
Note:
The user is required to program this register based on the loading of the DDR SDRAM
Memory Subsystem.
Table 402. MCLK Pad Drive Strength Manual Override Values Register — MPDSR
Bit
Default
Description
31:22
000H
Reserved
21:15
1000000
2
N-drive strength
: Manual override values for M_CK[2:0] and M_CK[2:0]# pad.
14:08
1000000
2
P-drive strength:
Manual override values for M_CK[2:0] and M_CK[2:0]# pad.
07:04
1000
2
N-slew rate:
Manual override values for M_CK[2:0] and M_CK[2:0]# pad.
03:00
1000
2
P-slew rate:
Manual override values for M_CK[2:0] and M_CK[2:0]# pad.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+2014H