Intel
®
81341 and 81342—Interrupt Controller Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
762
Order Number: 315037-002US
11.7.5
Inter-Processor Interrupt Pending Register — IPIPNDR
The Inter-Processor Interrupt Pending register is a 32-bit Coprocessor 6 control
register used to specify which core generated interrupts are active. Software must
write 1 to clear pending interrupts in this register. This register is located before the
INTPND[3:0]. Bit 0 is set when the Interrupt Source Number (ISN) 0H message was
received, bit 1 is set ISN 1H is received, and so on. Software must write 1 to clear
pending interrupts in this register.
Table 462. Inter-Processor Interrupt Pending Register — IPIPNDR
Bit
Default
Description
31:00 0000 0000H
Inter-Processor Interrupt Pending. All the bits in this register have the same behavior. Each bit in this
register is individually set based on an interrupt source number (ISN) sent by another core. For
example, bit 0 is set when ISN = 00H is received, bit 1 is set when ISN = 01H, and so on. Software
must write 1 to clear this bit.
0 = Not Interrupting
1 = Interrupting
Memory
Coprocessor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc rc
na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Coprocessor address
CP6, page 2, Register 8