Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
845
Inter-Processor Messaging Unit—Intel
®
81341 and 81342
13.6.18 Receive Queue Control Register 1 — RQCR1
The Receive Queue Control Register 1 (RQCR1) provides the ability to reset the Receive
Queue 1 Put/Get pointers at the request of the other processor. In addition, the size of
Receive Queue 1 is represented by the Receive Queue 1 Size field of the RQCR1.
Table 525. Receive Queue Put/Get Pointer Register 1 — RQPG1
Bit
Default
Description
31
0
2
Receive Queue 1 Reset (RQ1R)
— Reinitialize Receive Queue 1 by returning the Put/Get pointers to
their default values.
Note:
The reinitialization of Receive Queue 1 will not take effect until the Receive Queue 1 Reset
Request bit (RQ1RR) in the RQCR1 is set by the other processor. The RQ1R and RQ1RR bits in
the RQCR1 will be reinitialized along with the Put/Get Pointers.
30
0
2
Receive Queue 1 Reset Request (RQ1RR)
— The other processor is requesting that Receive Queue 1
be reinitialized by returning the Put/Get pointers to their default values.
Note:
The reinitialization of Receive Queue 1 will not take effect until the Receive Queue 1 Reset bit
(RQ1R) in the RQCR1 is set. The RQ1R and RQ1RR bits in the RQCR1 will be reinitialized along
with the Put/Get Pointers.
29:15
0000H
Reserved
15:00
0000H
Receive Queue 1 Size
— Index of the last queue entry in Receive Queue 1.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rs
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A54H