Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
395
Address Translation Unit (PCI Express)—Intel
®
81341 and 81342
3.16.112 Outbound Vendor Message Header Register 2 - OVMHR2
The Outbound Vendor Message Header Registers allow software to create a header that
is used for a Vendor_Defined Message TLP. The OVMHR0-3 registers must be
programmed prior to writing the
Outbound Vendor Defined Message Payload Register -
. A write to the OVMPR initiates the Vendor_Defined Message TLP. When the
payload length is 0, a write to the OVMPR is still required to initiate the TLP but the
data written is ignored. Vendor_Defined message format is shown in
3.16.113 Outbound Vendor Message Header Register 3 - OVMHR3
The Outbound Vendor Message Header Registers allow software to create a header that
is used for a Vendor_Defined Message TLP. The OVMHR0-3 registers must be
programmed prior to writing the
Outbound Vendor Defined Message Payload Register -
. A write to the OVMPR initiates the Vendor_Defined Message TLP. When the
payload length is 0, a write to the OVMPR is still required to initiate the TLP but the
data written is ignored. Vendor_Defined message format is shown in
Table 246. Outbound Vendor Defined Message Header Register 2 - OVMHR2
Bit
Default
Description
31:16
00H
Destination ID - When Type[2:0] indicates Route by ID, this field is Destination ID. Otherwise field is
reserved.
16:0
00H
Vendor ID
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
+368H
Table 247. Outbound Vendor Defined Message Header Register 3 - OVMHR3
Bit
Default
Description
31:0
00H
Available for Vendor Definition.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
rw
ro
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Internal Bus Address Offset
+36CH