Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
638
Order Number: 315037-002US
7.8.9
DDR ECC Control Register — DECCR
This register programs the DMCU error correction and detection capabilities. The
configuration depends on the application needs, but a typical configuration is:
• DDR ECC Mode Enabled
• Enable multi-bit error reporting
• Disable single-bit error reporting
• Enable single-bit error correcting
For more details, see
Section 7.3.4, “DDR Error Correction and Detection” on page 607
and
Section 7.5, “ECC Interrupts/Error Conditions” on page 621
.
Table 382. DDR ECC Control Register — DECCR
Bit
Default
Description
31:04
000 0000H Reserved
03
0
2
ECC Enabled:
Enables ECC calculation and generation.
0 = ECC Disabled
1 = ECC Enabled
02
0
2
Single Bit Error Correction Enable:
Enables or disables the correction of a single bit error.
0 = Disable single bit error correction
1 = Enable single bit error correction
01
0
2
Multi-Bit Error Reporting Enable:
Enables or disables the reporting of a multi-bit error condition.
0 = Disable multi-bit error reporting
1 = Enable multi-bit error reporting
00
0
2
Single Bit Error Reporting Enable:
Enables or disables the reporting of a single bit error condition.
0 = Disable single bit error reporting
1 = Enable single bit error reporting
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local Bus Address
offset
+181CH