Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
11
Contents—Intel
®
81341 and 81342
3.16.118PCI Interface Error Header Log - PIE_LOG0............................................ 400
3.16.119PCI Interface Error Header Log 1 - PIE_LOG1 ......................................... 400
3.16.120PCI Interface Error Header Log 2 - PIE_LOG2 ......................................... 401
3.16.121PCI Interface Error Header Log - PIE_LOG3............................................ 401
3.16.123ATU Reset Control Register - ATURCR.................................................... 402
4.8.2 MSI-X Capability and Table Structures .................................................... 422
4.8.3 Level-Triggered Versus Edge-Triggered Interrupts .................................... 424
4.9.1 Inbound Message Register - IMRx........................................................... 427
4.9.2 Outbound Message Register - OMRx ....................................................... 427
4.9.4 Inbound Interrupt Status Register - IISR................................................. 429
4.9.5 Inbound Interrupt Mask Register - IIMR .................................................. 430
4.9.6 Outbound Doorbell Register - ODR.......................................................... 431
4.9.7 Outbound Interrupt Status Register - OISR.............................................. 432
4.9.8 Outbound Interrupt Mask Register - OIMR ............................................... 433
4.9.9 Inbound Reset Control and Status Register - IRCSR .................................. 434
4.9.10 Outbound Reset Control and Status Register - ORCSR............................... 435
4.9.11 MSI Inbound Message Register — MIMR .................................................. 436
4.9.13 Queue Base Address Register - QBAR...................................................... 438
4.9.14 Inbound Free Head Pointer Register - IFHPR ............................................ 439
4.9.15 Inbound Free Tail Pointer Register - IFTPR............................................... 439
4.9.16 Inbound Post Head Pointer Register - IPHPR ............................................ 440
4.9.17 Inbound Post Tail Pointer Register - IPTPR............................................... 440
4.9.18 Outbound Free Head Pointer Register - OFHPR ......................................... 441
4.9.19 Outbound Free Tail Pointer Register - OFTPR............................................ 441
4.9.20 Outbound Post Head Pointer Register - OPHPR ......................................... 442
4.9.21 Outbound Post Tail Pointer Register - OPTPR............................................ 442
4.9.23 MU Base Address Register - MUBAR........................................................ 444
4.9.24 MU Upper Base Address Register - MUUBAR............................................. 445
4.9.25 MU MSI-X Table Message Address Registers - M_MT_MAR[0:7] .................. 446