Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
649
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
11:08 1H
ADMA 0 Port Transaction Count: Number of transactions the ADMA 0 port can have processed in a
single tenure of the DDR SDRAM.
1H = 1 transaction
2H = 2 transactions
3H = 3 transactions
...
FH = 15 transactions
0H = 16 transactions
07:04 1H
South Internal Bus Count: Number of transactions the south internal bus port can have processed in
a single tenure of the DDR SDRAM.
1H = 1 transaction
2H = 2 transactions
3H = 3 transactions
...
FH = 15 transactions
0H = 16 transactions
03:00
0H
North Internal Bus Transaction Count: Number of transactions the north internal bus port can have
processed in a single tenure of the DDR SDRAM.
1H = 1 transaction
2H = 2 transactions
3H = 3 transactions
...
FH = 15 transactions
0H = 16 transactions
Table 394. DMCU Port Transaction Count Register — DMPTCR (Sheet 2 of 2)
Bit
Default
Description
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local Bus
Address offset
+1868H