Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
777
Interrupt Controller Unit—Intel
®
81341 and 81342
4
0
2
ADMA Channel 2 End-Of-Transfer Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
3
0
2
ADMA Channel 1 End-Of-Chain Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
2
0
2
ADMA Channel 1 End-Of-Transfer Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
1
0
2
ADMA Channel 0 End-Of-Chain Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
0
0
2
ADMA Channel 0 End-Of-Transfer Interrupt Steering
0 = Interrupt Directed to Internal IRQ
1 = Interrupt Directed to Internal FIQ
Table 471. Interrupt Steering Register 0 — INTSTR0 (Sheet 3 of 3)
Bit
Default
Description
Memory
Coprocessor
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw rw
na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Coprocessor
address
CP6, Page 5, Register 0