Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
664
Order Number: 315037-002US
7.8.35
DLL Delay Register 4 — DLLR4
The values provided by this register is used by the DLL state machine to control the
relative DLL delay between the input data bus and the input data strobe signals DQS[8]
and DQS[8]#. This register also controls the master delay for the data strobe signals
and the master DLL delay for the Receive Enable signal.
The master delay field determines the DLL delay per element:
Element_Delay = (MCLK_Period/4) / (Master 1)
The slave delay field determines the number of DLL delay elements:
DLL_Delay = Element_Delay * (Slave 1)
Note:
The Master_Delay and Slave_Delay fields in the register are encoded such that a value
of 0 represents 1, a value of 1 represents 2, and so on.
Note:
When necessary, the user is required to program this register to tune the data strobe
delay and the receive enable delay of the DDR SDRAM Memory Subsystem. However,
after tuning any of the delay values, the Read FIFO must be reset using bit 7 of the
“DDR SDRAM Control Register 0 — SDCR0” on page 628
.
Table 408. DLL Delay Register 4 — DLLR4
Bit
Default
Description
31:29
000
2
Reserved.
28:24
01111
2
Receive Enable Master Delay:
Selects the number of master delay elements for the Receive Enable
pad. Recommended value is 01101
2
.
Note:
Master determines the delay per DLL delay element.
23:21
000
2
Reserved.
20:16
01111
2
Data Strobe Master Delay:
Selects the number of master delay elements for all the Data Strobes
DQS[8:0] and DQS[8:0]# pads.
Note:
Master determines the delay per DLL delay element.
15:13
000
2
Reserved.
12:08
01111
2
Data Strobe Slave Delay:
Selects the number of slave delay elements for DQS8#. Recommended
value is 01101
2
.
Note:
Slave determines the number of DLL delay elements.
07:05
000
2
Reserved.
04:00
01111
2
Data Strobe Slave Delay:
Selects the number of slave delay elements for DQS8. Recommended value
is 01101
2
.
Note:
Slave determines the number of DLL delay elements.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+202CH