Intel
®
81341 and 81342—Contents
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
40
Order Number: 315037-002US
PMON
Internal Bus Memory Mapped Register Range Offsets........................................963
PMON
Register Summaries .....................................................................................963
PMON
Feature Enable Register -
PMON
EN................................................................964
PMON
Status Register -
PMON
STAT ........................................................................964
PMON
Internal Bus Memory Mapped Register Range Offsets........................................965
PMON
Register Summaries .....................................................................................966
PMON
Command Register 0-7 -
PMON
_CMD[0:7] .....................................................967
PMON
Event Register 0-7 -
PMON
_EVR[0:7] ............................................................971
PMON
Status Register 0-7 -
PMON
_STS[0:7] ...........................................................972
PMON
DATA Register 7-0 -
PMON
_DATA[7:0]...........................................................974
®
81341 and 81342 I/O Processors
PMON
Clock Events .......................................975
PMON
Clock Events ......................................................................976
PMON
Threshold Events ................................................................976
CR_FREQ[1:0]
Encoding........................................................................................987
628 PCI-X Initialization Pattern
1
.....................................................................................988