Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
1031
Peripheral Registers—Intel
®
81341 and 81342
21.6.1.6 Internal Bus Bridge
The Internal Bus Bridge is allocated 24 Bytes of PMMR register space and is always
located at 1780H relative to the PMMRBAR.
Use the following equation to calculate the actual register address:
Internal Bus Address = P Internal Bus Bridge Address Register
Offset.
Table 649. Internal Bus Bridge Base Address Offset.
Unit
Internal Bus Bridge Base Address Offset (Relative to PMMRBAR)
Internal Bus Bridge
+1780H
Table 650. Internal Bus Bridge
Register Description (Name)
Register
Size in
Bits
Internal Bus Address Offset
(Relative to Internal Bus
Bridge Base Address Offset)
Bridge Window Base Address Register — BWBAR
32
+00H
Bridge Window Upper Base Address Register — BWUBAR
32
+04H
Bridge Window Limit Register — BWLR
32
+08H
Bridge Error Status Register — BECSR
32
+0CH
Bridge Error Address Register — BERAR
32
+10H
Bridge Error Upper Address Register — BERUAR
32
+14H