Intel
®
81341 and 81342—Contents
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
14
Order Number: 315037-002US
6.5.2 South Internal Bus Address Test Control Register — SIBATCR.....................553
6.5.3 South Internal Bus Data Test Control Register — SIBDTCR.........................554
6.5.4 Peripheral Memory-Mapped Register Base Address Register — PMMRBAR .....555
6.5.5 Determining Block Sizes for Memory Windows ..........................................556
6.5.6 Bridge Window Base Address Register — BWBAR ......................................557
6.5.7 Bridge Window Upper Base Address Register — BWUBAR...........................558
6.5.8 Bridge Window Limit Register — BWLR ....................................................559
6.5.9 Bridge Error Control and Status Register — BECSR....................................560
6.5.10 Bridge Error Address Register — BERAR...................................................562
6.5.11 Bridge Error Upper Address Register — BERUAR........................................562
7.3.1.1 Transaction Ports ....................................................................566
North Internal Bus Port...................................................... 566
South Internal Bus Port ..................................................... 566
Application DMA Ports ...................................................... 566
Messaging Unit Port.......................................................... 566
7.3.1.2 Address Decode Blocks ............................................................567
DDR SDRAM Memory Array Space.................................. 567
Memory-Mapped Register Space ..................................... 567
North Internal Bus Port Address Decode .......................... 567
South Internal Bus Port Address Decode ......................... 567
Application DMA Port Address Decode ............................ 567
7.3.1.3 Memory Transaction Queues.....................................................568
North Internal Bus Port Transaction Queue (NIBPTQ) ..... 568
South Internal Bus Port Transaction Queue (SIBPTQ)..... 568
7.3.1.4 Configuration Registers ............................................................568
7.3.1.5 Refresh Counter......................................................................568
7.3.1.6 Memory Controller Arbiter (DMARB)...........................................568
7.3.1.7 DDR SDRAM Control Block........................................................569
Page Control Block ........................................................... 569
DDR SDRAM State Machine and Pipeline Queues .......... 569
Error Correction Logic ....................................................... 569
7.3.2 DMCU Arbitration and Configuration ........................................................570
7.3.2.1 DMCU Port Priority...................................................................570
7.3.2.2 DMCU Port Transaction Count ...................................................570
7.3.2.3 North Internal Bus Port Preemption ...........................................571
7.3.2.4 North Internal Bus Port Transaction Ordering ..............................571
7.3.2.5 South Internal Bus Port Ordering...............................................571
7.3.2.6 Application DMAs Port Ordering.................................................571
7.3.2.7 DMCU Port Coherency..............................................................571
7.3.3 DDR SDRAM Memory Support.................................................................572
7.3.3.1 DDR SDRAM Interface..............................................................572
7.3.3.2 DDR SDRAM Addressing...........................................................575
7.3.3.3 DDR SDRAM Bank Sizes and Configurations ................................578
7.3.3.4 32-bit Data Bus Width..............................................................588
7.3.3.5 Page Hit/Miss Determination.....................................................589
7.3.3.6 DDR SDRAM Commands...........................................................593
7.3.3.7 DDR SDRAM Initialization .........................................................594
7.3.3.8 DDR SDRAM Mode Programming ...............................................601
7.3.3.9 DDR SDRAM Read Cycle...........................................................603
7.3.3.10 DDR SDRAM Write Cycle ..........................................................604
7.3.3.11 DDR SDRAM Refresh Cycle .......................................................606