Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
641
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8.11
DDR ECC Address Registers — DEAR0, DEAR1
These registers are responsible for logging the addresses where the errors were
detected on the local memory bus. Two errors are detected and logged. The software
knows which DDR SDRAM address had the error by reading these registers and
decoding the syndrome in the log registers. The upper 4 bits of the 36-bit address are
captured in the DELOGx — refer to
Section 7.8.10, DDR ECC Log Registers — DELOG0,
Section 7.3.4, “DDR Error Correction and Detection” on
Table 384. DDR ECC Address Registers — DEAR0, DEAR1
Bit
Default
Description
31:02
0
Error Address: For a 64-bit wide DDR Memory bus interface this field stores the lower 29 bits of the
QWORD address in bits[31:03] that resulted in a single bit or multi-bit error. For a 32-bit wide DDR
Memory bus interface this field stores the lower 30 bits of the DWORD address in bits[31:02] that
resulted in a single bit or multi-bit error.
Note:
Bit 2 is not reported in 64-bit mode.
01:00
00
2
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Error #
0
1
Intel XScale
®
microarchitecture Local Bus
Address offset
+1828H
+182CH