Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
535
Application DMA Unit—Intel
®
81341 and 81342
5.16.12 Source Upper Address Register 0…15_x — SUAR0…15_x
The 81341 and 81342 Source Upper Address Register0…15 (SUAR0…15) contains the
Upper 32-bit source address. There are 16 Source Address Registers (SUAR0 -
SUAR15). Each of these registers is loaded with the address of blocks of data to be
operated upon by the ADMA. The ADCR register controls the operation performed on
the data blocks referenced by the registers (SUAR0 - SUAR15).
For Dual XOR Operations, the following SUAR0…15_x registers have been redefined:
SUAR0_x
Upper 32-bit address of the first source data block
SUAR1_x
Upper 32-bit address of the second source data block
SUAR2_x
Upper 32-bit address of the Horizontal source data block
SUAR3_x
Upper 32-bit address of the Diagonal source data block
SUAR4_x
Upper 32-bit address of the Diagonal destination block
For P+Q Update Operations, the following SUAR0…15_x registers have been redefined:
SUAR0_x
Upper 32-bit address of the first source data block
SUAR1_x
Upper 32-bit address of the second source data block
SUAR2_x
Upper 32-bit address of the P source data block
SUAR3_x
Upper 4-bit address of the Q source data block and the 8-bit Q
Update Multiplier (DMLTQ)
SUAR4_x
Upper 32-bit address of the Q destination block