Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
831
Inter-Processor Messaging Unit—Intel
®
81341 and 81342
Section 13.6.28, “Receive Queue Upper Base Address Register 2 — RQUBAR2” on page 852
Section 13.6.29, “Send Queue Put/Get Pointer Register 3 — SQPG3” on page 853
Section 13.6.30, “Send Queue Control Register 3 — SQCR3” on page 854
Section 13.6.31, “Send Queue Lower Base Address Register 3 — SQLBAR3” on page 854
Section 13.6.32, “Send Queue Upper Base Address Register 3 — SQUBAR3” on page 855
Section 13.6.33, “Receive Queue Put/Get Pointer Register 3 — RQPG3” on page 855
Section 13.6.34, “Receive Queue Control Register 3 — RQCR3” on page 856
Section 13.6.35, “Receive Queue Lower Base Address Register 3 — RQLBAR3” on page 856
Section 13.6.36, “Receive Queue Upper Base Address Register 3 — RQUBAR3” on page 857
Section 13.6.37, “IMU Test and Set Registers — IMUTSR[0:511]” on page 858
Table 507. Inter-processor Messaging Unit Registers (Sheet 2 of 2)
Section, Register Name, Acronym, Page