Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
852
Order Number: 315037-002US
13.6.27 Receive Queue Lower Base Address Register 2 — RQLBAR2
The Receive Queue Lower Base Address Register 2 (RQLBAR2) represents the lower 32-
bits of the address for the first queue entry in Receive Queue 2.
13.6.28 Receive Queue Upper Base Address Register 2 — RQUBAR2
The Receive Queue Upper Base Address Register 2 (RQUBAR2) represents the upper 4-
bits of the address for the first queue entry in Receive Queue 2.
Table 534. Receive Queue Lower Base Address Register 2 — RQLBAR2
Bit
Default
Description
31:00
00000000H
Receive Queue 2 Base Lower Base Address
— The lower 32-bits of the address for the first queue
entry in Receive Queue 2.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A78H
Table 535. Receive Queue Upper Base Address Register 2 — RQUBAR2
Bit
Default
Description
31:4
00000000H Reserved
3:0
0H
Receive Queue 2 Base Upper Base Address
— The upper 4-bits of the address for the first queue
entry in Receive Queue 2.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A7CH