Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
151
Address Translation Unit (PCI-X)—Intel
®
81341 and 81342
Table 23. ATU Internal Bus Memory Mapped Register Range Offsets
INTERFACE_SEL_PCIX#
Internal Bus MMR Address Range Offset (Relative to PMMRBAR)
Asserted (0)
+4 8000H
Deasserted (1)
+4 C000H
Table 24. PCI-X Pad Registers
Register
Offset
Section, Register Name - Acronym (Page)
2100H
Section 2.13.88, “PCIX RCOMP Control Register — PRCR” on page 231
2104H
Section 2.13.89, “PCIX Pad ODT Drive Strength Manual Override Values Registers —
2108H
Section 2.13.90, “PCIX PAD DRIVE STRENGTH Manual Override Values Register (3.3 V/1.5 V
Switch Supply Voltage) — PPDSMOVR3.3_1.5” on page 233
210CH
Section 2.13.91, “PCIX PAD DRIVE STRENGTH Manual Override Values Register (3.3 V Dedicated