Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
674
Order Number: 315037-002US
7.8.41
DDR RCOMP Status Register for 50 Ohm RCOMP — DRSR50
The register is used by software to read the drive strength and slew rate values
computed by the RCOMP state machine for 50 Ohm RCOMP.
Table 414. DDR RCOMP Status Register for 50 Ohm RCOMP — DRSR50
Bit
Default
Description
31:22
000H
Reserved
21:15
xH
N-drive strength
: Drive Strength computed by RCOMP for 50 Ohm RCOMP.
14:08
xH
P-drive strength
: Drive Strength computed by RCOMP for 50 Ohm RCOMP.
07:04
0H
Reserved.
03:00
0H
Reserved.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+2044H