Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
667
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
04:00
01111
2
Receive Enable Slave Delay 0:
Receive Enable Delay select lines. This bit field together with the
Receive Enable Delay 1 provides an 8-bit Receive Enable Slave Delay Select bits (Bits[10:08,04:00] of
this register). Recommended values are provided below for board trace impedance of 50 and 60 Ohms.
For DDR2 400MHz / 50 Ohms:
Trace Length (Inches) Receive Enable Slave Delay
2 00110
2
4 01101
2
6 10110
2
8 11110
2
For DDR2 400MHz / 60 Ohms:
Trace Length (Inches) Receive Enable Slave Delay
2 00101
2
4 01101
2
6 10101
2
8 11110
2
For DDR2 533MHz / 50 Ohms:
Trace Length (Inches) Receive Enable Slave Delay
2 00011
2
4 01101
2
6 11001
2
8 00100
2
For DDR2 533MHz / 60 Ohms:
Trace Length (Inches) Receive Enable Slave Delay
2 00010
2
4 01101
2
2 11000
2
2 00011
2
Table 409. DLL Delay for Receive Enable Register — DLLRCVER (Sheet 3 of 3)
Bit
Default
Description
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+2030H