Intel
®
81341 and 81342—Contents
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
20
Order Number: 315037-002US
13.6.20Receive Queue Upper Base Address Register 1 — RQUBAR1 .......................846
13.6.21Send Queue Put/Get Pointer Register 2 — SQPG2 .....................................847
13.6.22Send Queue Control Register 2 — SQCR2.................................................848
13.6.23Send Queue Lower Base Address Register 2 — SQLBAR2 ...........................849
13.6.24Send Queue Upper Base Address Register 2 — SQUBAR2...........................849
13.6.25Receive Queue Put/Get Pointer Register 2 — RQPG2..................................850
13.6.26Receive Queue Control Register 2 — RQCR2.............................................851
13.6.27Receive Queue Lower Base Address Register 2 — RQLBAR2........................852
13.6.28Receive Queue Upper Base Address Register 2 — RQUBAR2 .......................852
13.6.29Send Queue Put/Get Pointer Register 3 — SQPG3 .....................................853
13.6.30Send Queue Control Register 3 — SQCR3.................................................854
13.6.31Send Queue Lower Base Address Register 3 — SQLBAR3 ...........................854
13.6.32Send Queue Upper Base Address Register 3 — SQUBAR3...........................855
13.6.33Receive Queue Put/Get Pointer Register 3 — RQPG3..................................855
13.6.34Receive Queue Control Register 3 — RQCR3.............................................856
13.6.35Receive Queue Lower Base Address Register 3 — RQLBAR3........................856
13.6.36Receive Queue Upper Base Address Register 3 — RQUBAR3 .......................857
13.6.37IMU Test and Set Registers — IMUTSR[0:511]..........................................858
13.6.37.1Endian Mode Support...............................................................859
14.3.1.1 SMBus Commands...................................................................863
14.3.1.2 Initialization Sequence.............................................................864
14.3.2.1 Overview ...............................................................................865
14.3.2.2 Waveforms.............................................................................865
14.3.2.2.1 Start Phase ....................................................................... 865
14.3.2.2.2 Stop Phase........................................................................ 866
14.3.2.2.3 ACK/NACK........................................................................ 866
14.3.2.2.4 Wait States........................................................................ 866
14.3.3.1 Data Transfer Examples ...........................................................869
14.3.3.2 Configuration and Memory Reads ..............................................869
14.3.3.3 Configuration and Memory Writes..............................................872
14.4.1 SMBus Controller Command Register — SM_CMD......................................875
14.4.2 SMBus Controller Byte Count Register — SM_BC.......................................876
14.4.3 SMBus Controller ADDR3 Register — SM_ADDR3.......................................876
14.4.4 SMBus Controller ADDR2 Register — SM_ADDR2.......................................876
14.4.5 SMBus Controller ADDR1 Register Number — SM_ADDR1...........................877
14.4.6 SMBus Controller ADDR0 Register Number — SM_ADDR0...........................877
14.4.7 SMBus Controller Data Register — SM_DATA............................................878
14.4.8 SMBus Controller Status Register — SM_STS............................................878
15.1.1 Compatibility with 16550 and 16750 .......................................................880