Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
149
Address Translation Unit (PCI-X)—Intel
®
81341 and 81342
04CH
Section 2.13.31, “Inbound ATU Limit Register 1 - IALR1” on page 176
050H
Section 2.13.32, “Inbound ATU Translate Value Register 1 - IATVR1” on page 177
054H
Section 2.13.33, “Inbound ATU Upper Translate Value Register 1 - IAUTVR1” on page 177
058H
Section 2.13.34, “Inbound ATU Limit Register 2 - IALR2” on page 178
05CH
Section 2.13.35, “Inbound ATU Translate Value Register 2 - IATVR2” on page 179
060H
Section 2.13.36, “Inbound ATU Upper Translate Value Register 2 - IAUTVR2” on page 179
064H
Section 2.13.37, “Expansion ROM Limit Register - ERLR” on page 180
068H
Section 2.13.38, “Expansion ROM Translate Value Register - ERTVR” on page 181
06CH
Section 2.13.39, “Expansion ROM Upper Translate Value Register - ERUTVR” on page 181
070H
Section 2.13.40, “ATU Configuration Register - ATUCR” on page 182
074H
Section 2.13.41, “PCI Configuration and Status Register - PCSR” on page 183
078H
Section 2.13.42, “ATU Interrupt Status Register - ATUISR” on page 186
07CH
Section 2.13.43, “ATU Interrupt Mask Register - ATUIMR” on page 188
080H — 08FH Reserved
090H
Section 2.13.44, “VPD Capability Identifier Register - VPD_Cap_ID” on page 190
091H
Section 2.13.45, “VPD Next Item Pointer Register - VPD_Next_Item_Ptr” on page 190
092H
Section 2.13.46, “VPD Address Register - VPDAR” on page 191
094H
Section 2.13.47, “VPD Data Register - VPDDR” on page 191
098H
Section 2.13.48, “PM Capability Identifier Register - PM_Cap_ID” on page 192
099H
Section 2.13.49, “PM Next Item Pointer Register - PM_Next_Item_Ptr” on page 192
09AH
Section 2.13.50, “ATU Power Management Capabilities Register - APMCR” on page 193
09CH
Section 2.13.51, “ATU Power Management Control/Status Register - APMCSR” on page 194
0A0H
Section 4.9.30, “MSI Capability Identifier Register - Cap_ID” on page 450
0A1H
Section 4.9.31, “MSI Next Item Pointer Register - MSI_Next_Ptr” on page 451
0A2H
Section 4.9.32, “Message Control Register - Message_Control” on page 452
0A4H
Section 4.9.33, “Message Address Register - Message_Address” on page 453
0A8H
Section 4.9.34, “Message Upper Address Register - Message_Upper_Address” on page 454
0ACH
Section 4.9.35, “Message Data Register- Message_Data” on page 455
0AEH
Reserved
0B0H
Section 4.9.36, “MSI-X Capability Identifier Register - MSI-X_Cap_ID” on page 456
0B1H
Section 4.9.37, “MSI-X Next Item Pointer Register - MSI-X_Next_Item_Ptr” on page 457
0B2H
Section 4.9.38, “MSI-X Message Control Register - MSI-X_MCR” on page 458
0B4H
Section 4.9.39, “MSI-X Table Offset Register — MSI-X_Table_Offset” on page 459
0B8H
Section 4.9.40, “MSI-X Pending Bit Array Offset Register - MSI-X_PBA_Offset” on page 460
0BCH — 0C8H Reserved
0CCH
Section 2.13.52, “ATU Scratch Pad Register - ATUSPR” on page 195
0D0H
Section 2.13.53, “PCI-X Capability Identifier Register - PCI-X_Cap_ID” on page 195
0D1H
Section 2.13.54, “PCI-X Next Item Pointer Register - PCI-X_Next_Item_Ptr” on page 196
0D2H
Section 2.13.55, “PCI-X Command Register - PCIXCMD” on page 196
0D4H
Section 2.13.56, “PCI-X Status Register - PCIXSR” on page 198
0D8H
Section 2.13.57, “ECC Control and Status Register - ECCCSR” on page 200
0DCH
Section 2.13.58, “ECC First Address Register - ECCFAR” on page 203
0E0H
Section 2.13.59, “ECC Second Address Register - ECCSAR” on page 204
0E4H
Section 2.13.60, “ECC Attribute Register - ECCAR” on page 205
0E8H
Section 2.13.61, “CompactPCI Hot-Swap Capability ID Register” on page 205
Table 22. Address Translation Unit Registers (Sheet 2 of 3)
Register
Offset
ATU Register Section, Name, Page