Intel
®
81341 and 81342—Timers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
820
Order Number: 315037-002US
12.5
Uncommon TCRx and TRRx Conditions
summarizes the most common settings for programming the timer registers.
Under certain conditions, however, it may be useful to set the Timer Count Register or
the Timer Reload Register to zero before enabling the timer.
details the
conditions and results when these conditions are set.
Table 503. Uncommon TMRx Control Bit Settings
TRRx TCRx
Bit 2
(TMRx.reloa
d)
Bit 1
(TMRx.enable
)
Action
X
0
0
1
TMRx.tc and TINTx set, TMR.enable cleared
0
0
1
1
Timer and auto reload enabled, TINTx not generated and timer
enable remains set.
0
N
1
1
Timer and auto reload enabled. TINTx set when TCRx=0. The
timer remains enabled but further TINTx’s are not generated.
Note:
X = don’t care
N = a number between 1H and FFFF FFFFH