Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
655
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8.26
DQ Pad ODT Drive Strength Manual Override Values Register —
DQPODSR
The register is used to manually control the drive strength and slew rate of the
p-drivers and n-drivers for the input data bus (DQ[63:0]) signals. This register is used
when the RCOMP state machine is disabled via bit 0 of the
Note:
The user may be required to program this register based on the loading of the DDR
SDRAM Memory Subsystem.
Table 399. DQ Pad ODT Drive Strength Manual Override Values Register — DQPODSR
Bit
Default
Description
31:12
00000H
Reserved
11:06
100000
2
N-ODT drive strength manual override values for input DQ pad.
05:00
100000
2
P-ODT drive strength manual override values for input DQ pad.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local
Bus offset
+2008H