Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
33
Contents—Intel
®
81341 and 81342
221 Power Budgeting Enhanced Capability Header - PWRBGT_CAPID .................................. 372
225 Power Budgeting Information Registers[0:23]—PWRBGT_INFO[0:23] ........................... 375
228 Outbound Upper Memory Window Base Address Register 0 - OUMBAR0........................ 378
229 Outbound Upper 32-bit Memory Window Translate Value Register 0- OUMWTVR0 ........... 379
230 Outbound Upper Memory Window Base Address Register 1 - OUMBAR1........................ 380
231 Outbound Upper 32-bit Memory Window Translate Value Register 1- OUMWTVR1 ........... 381
232 Outbound Upper Memory Window Base Address Register 2- OUMBAR2......................... 382
233 Outbound Upper 32-bit Memory Window Translate Value Register 2- OUMWTVR2 ........... 383
234 Outbound Upper Memory Window Base Address Register 3 - OUMBAR3........................ 384
235 Outbound Upper 32-bit Memory Window Translate Value Register 3- OUMWTVR3 ........... 385
244 Outbound Vendor Defined Message Header Register0 - OVMHR0 .................................. 393
245 Outbound Vendor Defined Message Header Register 1 - OVMHR1 ................................. 394
246 Outbound Vendor Defined Message Header Register 2 - OVMHR2 ................................. 395
247 Outbound Vendor Defined Message Header Register 3 - OVMHR3 ................................. 395