Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
855
Inter-Processor Messaging Unit—Intel
®
81341 and 81342
13.6.32 Send Queue Upper Base Address Register 3 — SQUBAR3
The Send Queue Upper Base Address Register 3 (SQUBAR3) sets the upper 4-bits of
the address for the first queue entry in Send Queue 3.
13.6.33 Receive Queue Put/Get Pointer Register 3 — RQPG3
The Receive Queue Put/Get Pointer Register 3 (RQPG3) provides the capability to
communicate to the other processor through the Get pointer that one or more active
entries of Receive Queue 3 have been processed and are now available to the Put
pointer. Likewise, the other processor can communicate through the Put pointer that
one or more additional messages have been added to Receive Queue 3.
Table 539. Send Queue Upper Base Address Register 3 — SQUBAR3
Bit
Default
Description
31:4
00000000H Reserved
3:0
0H
Send Queue 3 Base Upper Base Address
— The upper 4-bits of the address for the first queue entry
in Send Queue 3.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
rw
na
rw
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A8CH
Table 540. Receive Queue Put/Get Pointer Register 3 — RQPG3
Bit
Default
Description
31:16
0000H
Receive Queue 3 Get Pointer
— Index of next queue entry to read in Receive Queue 3.
15:33
0000H
Receive Queue 3 Put Pointer
— Index of next queue entry for the other processor to fill in Receive
Queue 3.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
rw
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A90H