Intel
®
81341 and 81342—Peripheral Registers
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
1034
Order Number: 315037-002US
Table 654. I/O Pad Control Unit (Sheet 1 of 2)
Unit
Register Description (Name)
Register
Size in
Bits
Internal Bus
Address Offset
(Relative to I/O Pad
Control Base
Address Offset)
DDR SDRAM
Memory Controller
DDR RCOMP Control Register — DRCR
32
+00H
RCOMP Pad Drive Strength Select Mux — RPDSR
32
+04H
DQ Pad ODT Drive Strength Manual Override
Values Register — DQPODSR
32
+08H
DQ Pad Drive Strength Manual Override Values
Register — DQPDSR
32
+0CH
AD Pad Drive Strength Manual Override Values
Register — ADPDSR
32
+10H
MCLK Pad Drive Strength Manual Override Values
Register — MPDSR
32
+14H
CKE/CS Pad Drive Strength Manual Override
Values Register — CKEPDSR
32
+18H
DLL Delay for DQS0, DQS0#, DQS1 and DQS1#
Clock Register 0 — DLLR0
32
+1CH
DLL Delay for DQS2, DQS2#, DQS3 and DQS3#
Clock Register 1 — DLLR1
32
+20H
DLL Delay for DQS4, DQS4#, DQS5 and DQS5#
Clock Register 2 — DLLR2
32
+24H
DLL Delay for DQS6, DQS6#, DQS7 and DQS7#
Clock Register 3 — DLLR3
32
+28H
DLL Delay DQS8, DQS8# clock, Master DLL Delay
Block for DQS Strobes and Receive Enable Pad
Master DLL block Register 4 — DLLR4
32
+2CH
DLL Delay for Receive Enable Register —
DLLRCVER
32
+30H
Reserved
x
+34H t7FH
Peripheral Bus
Interface
PBI Drive Strength Control Register — PBDSCR
32
+00H
Reserved
x
+04H t7FH
PCI Interface
PCIX RCOMP Control Register — PRCR
32
+00H
PCIX Pad ODT Drive Strength Manual Override
Values Registers — PPODSMOVR
32
+04H
PCIX PAD DRIVE STRENGTH manual override
values register (3.3V/1.5V switch
supply voltage) — PPDSMOVR3.3_1.5
32
+08H
PCIX PAD DRIVE STRENGTH manual override
values register(3.3V dedicated
supply voltage) — PPDSMOVR3.3
32
+0CH
Reserved
x
+10H t7FH
Notes:
1.
Registers that belong in this group are documented in the Peripheral Bus Interface Unit chapter.