Intel
®
81341 and 81342—Address Translation Unit (PCI Express)
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
298
Order Number: 315037-002US
+03CH
Section 3.16.24, “ATU Interrupt Line Register - ATUILR” on page 319
+03DH
Section 3.16.25, “ATU Interrupt Pin Register - ATUIPR” on page 320
+03EH
Section 3.16.26, “ATU Minimum Grant Register - ATUMGNT” on page 320
+03FH
Section 3.16.27, “ATU Maximum Latency Register - ATUMLAT” on page 321
+040H
Section 3.16.28, “Inbound ATU Limit Register 0 - IALR0” on page 322
+044H
Section 3.16.29, “Inbound ATU Translate Value Register 0 - IATVR0” on page 323
+048H
Section 3.16.30, “Inbound ATU Upper Translate Value Register 0 - IAUTVR0” on page 323
+04CH
Section 3.16.31, “Inbound ATU Limit Register 1 - IALR1” on page 324
+050H
Section 3.16.32, “Inbound ATU Translate Value Register 1 - IATVR1” on page 325
+054H
Section 3.16.33, “Inbound ATU Upper Translate Value Register 1 - IAUTVR1” on page 325
+058H
Section 3.16.34, “Inbound ATU Limit Register 2 - IALR2” on page 326
+05CH
Section 3.16.35, “Inbound ATU Translate Value Register 2 - IATVR2” on page 327
+060H
Section 3.16.36, “Inbound ATU Upper Translate Value Register 2 - IAUTVR2” on page 328
+064H
Section 3.16.37, “Expansion ROM Limit Register - ERLR” on page 328
+068H
Section 3.16.38, “Expansion ROM Translate Value Register - ERTVR” on page 329
+06CH
Section 3.16.39, “Expansion ROM Upper Translate Value Register - ERUTVR” on page 329
+070H
Section 3.16.40, “ATU Configuration Register - ATUCR” on page 330
+074H
Section 3.16.41, “PCI Configuration and Status Register - PCSR” on page 331
+078H
Section 3.16.42, “ATU Interrupt Status Register - ATUISR” on page 333
+07CH
Section 3.16.43, “ATU Interrupt Mask Register - ATUIMR” on page 336
+080H
Section 3.16.44, “PCI Express Message Control/Status Register - PEMCSR” on page 337
+084H
Section 3.16.45, “PCI Express Link Control/Status Register - PELCSR” on page 338
+090H
Section 3.16.46, “VPD Capability Identifier Register - VPD_Cap_ID” on page 339
+091H
Section 3.16.47, “VPD Next Item Pointer Register - VPD_Next_Item_Ptr” on page 339
+092H
Section 3.16.48, “VPD Address Register - VPDAR” on page 340
+094H
Section 3.16.49, “VPD Data Register - VPDDR” on page 340
+098H
Section 3.16.50, “PM Capability Identifier Register - PM_Cap_ID” on page 341
+099H
Section 3.16.51, “PM Next Item Pointer Register - PM_Next_Item_Ptr” on page 341
+09AH
Section 3.16.52, “ATU Power Management Capabilities Register - APMCR” on page 342
+09CH
Section 3.16.53, “ATU Power Management Control/Status Register - APMCSR” on page 343
+0A0H
Section 4.9.30, “MSI Capability Identifier Register - Cap_ID” on page 450
+0A1H
Section 4.9.31, “MSI Next Item Pointer Register - MSI_Next_Ptr” on page 451
+0A2H
Section 4.9.32, “Message Control Register - Message_Control” on page 452
+0A4H
Section 4.9.33, “Message Address Register - Message_Address” on page 453
+0A8H
Section 4.9.34, “Message Upper Address Register - Message_Upper_Address” on page 454
a
+0ACH
Section 4.9.35, “Message Data Register- Message_Data” on page 455
a
+0B0H
Section 4.9.36, “MSI-X Capability Identifier Register - MSI-X_Cap_ID” on page 456
+0B1H
Section 4.9.37, “MSI-X Next Item Pointer Register - MSI-X_Next_Item_Ptr” on page 457
b
+0B2H
Section 4.9.38, “MSI-X Message Control Register - MSI-X_MCR” on page 458
b
+0B4H
Section 4.9.39, “MSI-X Table Offset Register — MSI-X_Table_Offset” on page 459
b
+0B8H
Section 4.9.40, “MSI-X Pending Bit Array Offset Register - MSI-X_PBA_Offset” on page 460
b
+0BCJ-
+0C8H Reserved
+0CCH
Section 3.16.54, “ATU Scratch Pad Register - ATUSPR” on page 344
+0D0H
Section 3.16.55, “PCI Express Capability List Register - PCIE_CAPID” on page 344
Table 135. ATU PCI Configuration Register Space (Sheet 2 of 4)
Internal
Bus
Address
Offset
ATU PCI Configuration Register Section, Name, Page