Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
13
Contents—Intel
®
81341 and 81342
5.12.1.1 Address Parity Generation........................................................ 514
5.12.1.2 Data Parity Generation ............................................................ 515
5.12.2.1 Address Parity Checking .......................................................... 516
5.12.2.2 Data Parity Checking............................................................... 517
5.12.2.3 Parity Disabled ....................................................................... 517
5.12.2.4 Parity Testing......................................................................... 517
5.16.1 ADMA Channel Control Register x — ACCRx ............................................. 521
5.16.2 ADMA Channel Status Register x — ACSRx .............................................. 522
5.16.3 ADMA Descriptor Address Register x — ADARx......................................... 524
5.16.4 Internal Interface Parity Control Register x — IIPCRx ................................ 524
5.16.5 ADMA Next Descriptor Address Register x — ANDARx................................ 525
5.16.6 ADMA Descriptor Control Register x — ADCRx.......................................... 526
5.16.7 CRC Address/Memory Block Fill Data/Q_Destination
Register x — CARMDQx......................................................................... 529
5.16.8 ADMA Byte Count Register x — ABCRx .................................................... 530
5.16.9 Destination Lower Address / P_Destination Lower Address Register x — DLADRx
5.16.10Destination Upper Address / PQ_Destination Upper
Address Register x — DUADRx ............................................................... 532
5.16.11Source Lower Address Register 0…15_x — SLAR0…15_x............................ 533
5.16.12Source Upper Address Register 0…15_x — SUAR0…15_x ........................... 535
6.3.5.1 Strong Ordering Rule Requirements .......................................... 545
6.3.6.1 Address Parity Generation........................................................ 546
6.3.6.2 Address Parity Checking .......................................................... 546
6.3.6.3 Data Parity on Outbound Transactions ....................................... 546
6.3.6.4 Data Parity on Inbound Transactions ......................................... 546
6.3.7.1 Bridge North Internal Bus Interface Error................................... 547
6.3.7.2 Bridge South Internal Bus Interface Error................................... 548
6.5.1 Internal Bus Arbitration Control Register — IBACR .................................... 551