Intel
®
81341 and 81342—Application DMA Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
532
Order Number: 315037-002US
5.16.10 Destination Upper Address / PQ_Destination Upper
Address Register x — DUADRx
For data transfer operations, the Destination Upper Address Register (DUADRx)
contains the upper 32-bits of a 64-bit destination address.
shows the
register. During XOR-transfer operations, this address is the destination address where
the XOR data stream is stored.
For Dual XOR operations, this register contains the upper 32-bits of the 64-bit
Horizontal Destination Address.
For P+Q Update operations, this register contains the upper 32-bits of the 64-bit P
Destination Address.
During Memory Block Fill operations, this address points to the memory block to be
written with the constant value contained in the
“CRC Address/Memory Block Fill Data/
Q_Destination Register x — CARMDQx” on page 529
.
For a P+Q Transfer, this address contains the upper 32-bits of both the P_Destination
and the Q_Destination.
This register is read-only and is loaded when a basic, full or Dual XOR chain descriptor
is read from memory.
Note:
When the Transfer Direction field (bits 2:1 of the ADCR) maps the destination address
to the Host
I/O interface, this register represents bits 63:32 of the Host address. Otherwise, bits
3:0 of this register represents bits 35:32 of the internal bus or local memory address.
Warning:
When the Transfer Direction field (bits 2:1 of the ADCR) maps the destination address
to the internal bus or local memory interface address, bits 31:4 of the DUADRx
must
be programmed to all zeros.
Table 325. Destination Upper Address / PQ_Destination Upper Address Register x —
DUADRx
Bit
Default
Description
31:00
00000000H
Destination Upper Address - This 32-bit value is the upper 32-bit destination address.
For a P+Q Transfer, this 32-bit value represents the upper 32-bit address for both the P_Destination and
the Q_Destination.
Host
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address
offset
0038H
0238H
0438H
Channel #
0
1
2