Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
707
SRAM Memory Controller—Intel
®
81341 and 81342
8.6.9
SRAM Parity Address Register — SPAR
This register is responsible for logging the lower 32-bit address of where the error was
detected on the SMCU memory ports. Note that the address is 36-bit. This register is
used in conjunction with the
Section 8.6.10, “SRAM Parity Upper Address Register —
. One error can be detected and logged. The software knows which
SRAM address had the error by reading this register and decoding contents of
associated log register. For error details, see
Section 8.3.3, “Error Correction and
8.6.10
SRAM Parity Upper Address Register — SPUAR
This register is responsible for logging the upper 4-bit address of where the error was
detected on the SMCU memory ports. Note that the address is 36-bit. This register is
used in conjunction with the
Section 8.6.9, “SRAM Parity Address Register — SPAR” on
. One error can be detected and logged. The software knows which SRAM
address had the error by reading this register and decoding contents of associated log
register. For error details, see
Section 8.3.4, “Byte Parity Checking and Generation” on
Table 428. SRAM Parity Address Registers — SPAR
Bit
Default
Description
31:02
0000 0000H
Error Address: Stores the upper 30 bits of the address that resulted in a parity error.
01:00
00
2
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Local Bus Address Offset
+1520H
Table 429. SRAM Parity Upper Address Register — SPUAR
Bit
Default
Description
31:04
0000 000H
Reserved
03:00
0000
2
Parity Error Address: Stores the upper 4 bits of the 36-bit address that resulted in the parity error.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor Local Bus Address Offset
+1524H