Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
471
Application DMA Unit—Intel
®
81341 and 81342
• The thirtieth word is the upper 32-bit source address for source 11 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 11.
• The thirty first word is the lower 32-bit source address for source 12 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 12.
• The thirty second word is the upper 32-bit source address for source 12 of the
XOR-transfer operation. This value is loaded into the Source Upper Address
Register 12.
• The thirty third word is the lower 32-bit source address for source 13 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 13.
• The thirty fourth word is the upper 32-bit source address for source 13 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 13.
• The thirty fifth word is the lower 32-bit source address for source 14 of the XOR-
transfer operation. This value is loaded into the Source Lower Address Register 14.
• The thirty sixth word is the upper 32-bit source address for source 14 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 14.
• The thirty seventh word is the lower 32-bit source address for source 15 of the
XOR-transfer operation. This value is loaded into the Source Lower Address
Register 15.
• The thirty eighth word is the upper 32-bit source address for source 15 of the XOR-
transfer operation. This value is loaded into the Source Upper Address Register 15.