Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
856
Order Number: 315037-002US
13.6.34 Receive Queue Control Register 3 — RQCR3
The Receive Queue Control Register 3 (RQCR3) provides the ability to reset the Receive
Queue 3 Put/Get pointers at the request of the other processor. In addition, the size of
Receive Queue 3 is represented by the Receive Queue 3 Size field of the RQCR3.
13.6.35 Receive Queue Lower Base Address Register 3 — RQLBAR3
The Receive Queue Lower Base Address Register 3 (RQLBAR3) represents the lower 32-
bits of the address for the first queue entry in Receive Queue 3.
Table 541. Receive Queue Put/Get Pointer Register 3 — RQPG3
Bit
Default
Description
31
0
2
Receive Queue 3 Reset (RQ3R)
— Reinitialize Receive Queue 3 by returning the Put/Get pointers to
their default values.
Note:
The reinitialization of Receive Queue 3 will not take effect until the Receive Queue 3 Reset
Request bit (RQ3RR) in the RQCR3 is set by the other processor. The RQ3R and RQ3RR bits in
the RQCR3 will be reinitialized along with the Put/Get Pointers.
30
0
2
Receive Queue 3 Reset Request (RQ3RR)
— The other processor is requesting that Receive Queue 3
be reinitialized by returning the Put/Get pointers to their default values.
Note:
The reinitialization of Receive Queue 3 will not take effect until the Receive Queue 3 Reset bit
(RQ3R) in the RQCR3 is set. The RQ3R and RQ3RR bits in the RQCR3 will be reinitialized along
with the Put/Get Pointers.
29:15
0000H
Reserved
15:00
0000H
Receive Queue 3 Size
— Index of the last queue entry in Receive Queue 3.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rs
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A94H
Table 542. Receive Queue Lower Base Address Register 3 — RQLBAR3
Bit
Default
Description
31:00
00000000H
Receive Queue 3 Base Lower Base Address
— The lower 32-bits of the address for the first queue
entry in Receive Queue 3.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A98H