Intel
®
81341 and 81342—Inter-Processor Messaging Unit
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
840
Order Number: 315037-002US
13.6.10 Receive Queue Control Register 0 — RQCR0
The Receive Queue Control Register 0 (RQCR0) provides the ability to reset the Receive
Queue 0 Put/Get pointers at the request of the other processor. In addition, the size of
Receive Queue 0 is represented by the Receive Queue 0 Size field of the RQCR0.
13.6.11 Receive Queue Lower Base Address Register 0 — RQLBAR0
The Receive Queue Lower Base Address Register 0 (RQLBAR0) represents the lower 32-
bits of the address for the first queue entry in Receive Queue 0.
Table 517. Receive Queue Put/Get Pointer Register 0 — RQPG0
Bit
Default
Description
31
0
2
Receive Queue 0 Reset (RQ0R)
— Reinitialize Receive Queue 0 by returning the Put/Get pointers to
their default values.
Note:
The reinitialization of Receive Queue 0 will not take effect until the Receive Queue 0 Reset
Request bit (RQ0RR) in the RQCR0 is set by the other processor. The RQ0R and RQ0RR bits in
the RQCR0 will be reinitialized along with the Put/Get Pointers.
30
0
2
Receive Queue 0 Reset Request (RQ0RR)
— The other processor is requesting that Receive Queue 0
be reinitialized by returning the Put/Get pointers to their default values.
Note:
The reinitialization of Receive Queue 0 will not take effect until the Receive Queue 0 Reset bit
(RQ0R) in the RQCR0 is set. The RQ0R and RQ0RR bits in the RQCR0 will be reinitialized along
with the Put/Get Pointers.
29:15
0000H
Reserved
15:00
0000H
Receive Queue 0 Size
— Index of the last queue entry in Receive Queue 0.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rs
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A34H
Table 518. Receive Queue Lower Base Address Register 0 — RQLBAR0
Bit
Default
Description
31:00
00000000H
Receive Queue 0 Base Lower Base Address
— The lower 32-bits of the address for the first queue
entry in Receive Queue 0.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
processor internal bus address offset
+0A38H