Intel
®
81341 and 81342 I/O Processors
December 2007
Developer’s Manual
Order Number: 315037-002US
645
DDR SDRAM Memory Controller—Intel
®
81341 and 81342
7.8.16
DDR Parity Address Register — DPAR
This register is responsible for logging the local memory port detected 36-bit error
address. This register is used in conjunction with the
. One error is detected and logged. The software knows
which DDR SDRAM address had the error by reading this register and decoding
contents of associated log register. For error details, see
Correction and Detection” on page 607
7.8.17
DDR Parity Upper Address Register — DPUAR
This register responsible for logging DDR SDRAM memory port detected upper 4-bit (of
36-bit) error address. This register is used in conjunction with
. One error is detected and logged. The software knows
which DDR SDRAM address had the error by reading this register and decoding
contents of associated log register.
Table 389. DDR Parity Address Register — DPAR
Bit
Default
Description
31:02
0
Error Address: In 64-bit DDR memory mode this field stores lower 28 bits of the address (a 16-byte
address) in bits[31:04] that resulted in a parity error. In 32-bit DDR memory mode this field stores
the lower 29 bits of the address (an 8-byte address) in bits[31:03] that resulted in a parity error.
Note:
Bits [3:2] should be ignored in 64-bit mode and bit[2] should be ignored in 32-bit mode.
01:00
00
2
Reserved
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local Bus Address
Offset
+1848H
Table 390. DDR Parity Upper Address Register — DPUAR
Bit
Default
Description
31:04
0000 000H
Reserved
03:00
0000
2
Parity Error Address: Stores the upper 4 bits of the 36-bit address that resulted in the parity error.
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local Bus Address
Offset
+184CH