Intel
®
81341 and 81342—DDR SDRAM Memory Controller
Intel
®
81341 and 81342 I/O Processors
Developer’s Manual
December 2007
644
Order Number: 315037-002US
7.8.15
DDR Parity Control and Status Register — DPCSR
This register programs DMCU parity checking capabilities. This register is also
responsible for logging error types detected on the DDR memory ports. Only one error
is detected and logged. The error recorded corresponds to the addresses in (DPAR,
DPUAR) and (DPCAR, DPCUAR).
The status bits are read-only bits and only have meaning when DMCISR[8] is non-zero.
Section 7.6, “Parity Interrupts/Error Conditions” on page 624
.
Table 388. DDR Parity Control and Status Register — DPCSR
Bit
Default
Description
31:24
00H
Reserved
23:20
0H
Parity Error Requester: Indicates the requester of the logged error:
Internal Bus Requester ID Requester Name
0000
2
Reserved
0001
2
Intel XScale
®
microarchitecture 0 (coreID0)
0010
2
Intel XScale
®
microarchitecture 1 (coreID1)
0011
2
ATUX
0100
2
ATUE
0101
2
Application DMAs
0110
2
Reserved
0111
2
Messaging Unit
1000
2
Reserved
1001
2
SMBus
All other IDs are reserved.
Note:
This field is only valid when the Port ID in this register (bits[19:16]) indicates the north or the
south internal bus as the memory port.
Note:
Not all of the Requesters can or accesses the DDR SDRAM Memory.
19:16
0H
Parity Error Direct Memory Port ID: Indicates the direct memory port of the logged error:
Port ID
Port Name
0000
2
North Internal Bus
0001
2
South Internal Bus
0010
2
Application DMA 0
0011
2
Application DMA 1
0100
2
Application DMA 2
0101
2
MU
All other IDs are reserved.
15:01
0000H
Reserved
00
0
2
DMCU Parity Enabled:
Enables or disables checking, logging, and reporting (interrupt generation) of
parity errors on the memory ports.
0 = Disable Parity Error
1 = Enable Parity Error
PCI
IOP
Attributes
Attributes
28
24
20
16
12
8
4
0
31
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
ro
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rv
na
rw
na
Attribute Legend:
RV = Reserved
PR = Preserved
RS = Read/Set
RW = Read/Write
RC = Read Clear
RO = Read Only
NA = Not Accessible
Intel XScale
®
microarchitecture Local Bus
Address offset
+1844H