GD32A50x User Manual
607
Bits
Fields
Descriptions
31:24
DATA_0[7:0]
Data byte 0
Refer to DATA_3[7:0] descriptions.
23:16
DATA_1[7:0]
Data byte 1
Refer to DATA_3[7:0] descriptions.
15:8
DATA_2[7:0]
Data byte 2
Refer to DATA_3[7:0] descriptions.
7:0
DATA_3[7:0]
Data byte 3
Up to 8 bytes can be used for a data frame, depending on the DLC value of the
mailbox. FD frames is not supported to receive in Rx FIFO.
FDES3: Rx FIFO descriptor word 3
Address offset: 0x8C
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DATA_4[7:0]
DATA_5[7:0]
r
r
15
14
13
12
11
rw
9
8
7
6
5
4
3
2
1
0
DATA_6[7:0]
DATA_7[7:0]
r
r
Bits
Fields
Descriptions
31:24
DATA_4[7:0]
Data byte 4
Refer to DATA_7[7:0] descriptions.
23:16
DATA_5[7:0]
Data byte 5
Refer to DATA_7[7:0] descriptions.
15:8
DATA_6[7:0]
Data byte 6
Refer to DATA_7[7:0] descriptions.
7:0
DATA_7[7:0]
Data byte 7
Up to 8 bytes can be used for a data frame, depending on the DLC value of the
mailbox. FD frames is not supported to receive in Rx FIFO.
FDESx: Rx FIFO descriptor word x (x = 4..107)
Address offset: 0xE0 + 4 * (x - 4)
This descriptor word shows the three different formats of the ID filter table elements,
depending on the configuration of FS[1:0] bits in CAN_CTL0 register.
Note:
The format is applied to all ID filter table elements. It is not possible to mix formats
within the table.