![GigaDevice Semiconductor GD32A50 Series Скачать руководство пользователя страница 662](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32a50-series/gd32a50-series_user-manual_2225782662.webp)
GD32A50x User Manual
662
19:16
RDLC[3:0]
Received DLC bits
The bit field indicates the valid data byte length.
15:0
Reserved
Must be kept at reset value.
23.5.26.
Pretended Networking mode received wakeup mailbox x identifier
register (CAN_PN_RWMxI)(x=0..3)
Address offset: 0xB44 + 16 * x
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RID[28:16]
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RID[15:0]
r
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value.
28:0
RID[28:16]
Received ID bits
For extended frame format, all 29 bits are used for ID storage.
For standard frame format, bits 18 to 28 are used for ID storage.
23.5.27.
Pretended Networking mode received wakeup mailbox x data 0 register
(CAN_PN_RWMxD0)(x=0..3)
Address offset: 0xB48 + 16 * x
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RDB0[7:0]
RDB1[7:0]
r
r
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
RDB2[7:0]
RDB3[7:0]
r
r
Bits
Fields
Descriptions
31:24
RDB0[7:0]
Received data byte 0