GD32A50x User Manual
657
This bit field is used as expected ID field when IDFT[1:0] bit field in CAN_PN_CTL0
register is 0 / 1 / 2, or is used as expected ID low threshold when IDFT[1:0] bit field
is 3.
For extended frame format, all 29 bits are used.
For standard frame format, bits 18 to 28 are used.
23.5.19.
Pretended Networking mode expected DLC register (CAN_PN_EDLC)
Address offset: 0xB10
Reset value: 0x0000 0008
All bits
of this register should be configured in Inactive mode only, because they are blocked
by hardware in other modes.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
DLCELT[3:0]
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
DLCEHT[3:0]
rw
Bits
Fields
Descriptions
31:20
Reserved
Must be kept at reset value.
19:16
DLCELT[3:0]
DLC expected low threshold in Pretended Networking mode
15:4
Reserved
Must be kept at reset value.
3:0
DLCEHT[3:0]
DLC expected high threshold in Pretended Networking mode
23.5.20.
Pretended Networking mode expected data low 0 register
(CAN_PN_EDL0)
Address offset: 0xB14
Reset value: 0x0000 0000
All bits
of this register should be configured in Inactive mode only, because they are blocked
by hardware in other modes.
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
DB0ELT[7:0]
DB1ELT[7:0]
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
DB2ELT[7:0]
DB3ELT[7:0]